Esempio n. 1
0
 def test_add_field(self):
     """Test of adding field to a register."""
     reg = Register('REGA', 'Register A')
     bf = BitField('bf_a', 'Bit field A')
     reg.add_bfields(bf)
     assert bf == reg['bf_a']
     assert bf == reg[0]
Esempio n. 2
0
 def test_compl_no_addr(self):
     """Address of a complementary registers must be assigned explicitly"""
     reg = Register('reg_a', 'Register A', complementary=True)
     rmap = RegisterMap()
     rmap.config['regmap']['address_increment_mode'].value = 'data_width'
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     with pytest.raises(ValueError):
         rmap.add_regs(Register('reg_b', 'Register B', complementary=True))
Esempio n. 3
0
 def test_reg_addr_order(self):
     """Test of adding registers and check that they are presented in ascending order in a map."""
     rmap = RegisterMap()
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     rmap.add_regs(Register('reg_b', 'Register B', 0x10))
     rmap.add_regs(Register('reg_c', 'Register C', 0x4))
     rmap.add_regs(Register('reg_d', 'Register D', 0x14))
     assert rmap.names == ['reg_a', 'reg_c', 'reg_b', 'reg_d']
Esempio n. 4
0
 def test_field_order(self):
     """Test of adding fields and check that they are presented in ascending order in a register."""
     reg = Register('REGA', 'Register A')
     reg.add_bfields(BitField('bf_a', 'Bit field A', lsb=0, width=3))
     reg.add_bfields(BitField('bf_b', 'Bit field B', lsb=16, width=1))
     reg.add_bfields(BitField('bf_c', 'Bit field C', lsb=5, width=6))
     reg.add_bfields(BitField('bf_d', 'Bit field D', lsb=18, width=12))
     assert reg.names == ['bf_a', 'bf_c', 'bf_b', 'bf_d']
Esempio n. 5
0
 def test_reg_addr_auto_incr_data_width(self):
     """Test of auto increment of a register's address based on interface data width."""
     config = Configuration()
     config['regmap']['address_increment_mode'].value = 'data_width'
     config['data_width'].value = 64
     rmap = RegisterMap(config=config)
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     rmap.add_regs(Register('reg_b', 'Register B'))
     assert rmap['reg_b'].address == 0x8
Esempio n. 6
0
 def test_bf_datawidth_conflict(self):
     """Wait exception when bf.msb value exceeds data width."""
     reg = Register('reg_a', 'Register A', 0x4)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0, width=35),
     ])
     rmap = RegisterMap()
     with pytest.raises(ValueError):
         rmap.add_regs(reg)
Esempio n. 7
0
 def test_name_of_field(self):
     """Test of a register with name and description of the field."""
     reg = Register()
     reg.add_bfields(BitField('CNT', 'Counter'))
     print(reg.name, reg.description)
     print(reg[0].name, reg.description)
     print(reg[0].name, reg[0].description)
     assert reg.name == reg[0].name
     assert reg.description == reg[0].description
Esempio n. 8
0
 def test_name_error_with_fields(self):
     """Test of a register creation with no name and several fields."""
     reg = Register()
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ])
     with pytest.raises(ValueError):
         reg.name
Esempio n. 9
0
 def test_eq(self):
     """Test of equality comparision of registes."""
     reg1 = Register('reg_a')
     reg1.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ])
     reg2 = copy.deepcopy(reg1)
     assert reg1 == reg2
Esempio n. 10
0
 def test_compl_orphan(self):
     """Wait exception when no complementary pair found after validation"""
     reg = Register('reg_a', 'Register A', 0x4, complementary=True)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0, width=16, access='ro'),
     ])
     rmap = RegisterMap()
     rmap.add_regs(reg)
     with pytest.raises(ValueError):
         rmap._validate()
Esempio n. 11
0
 def test_get_field_index_error(self):
     """Test of trying to get bit field with wrong index."""
     reg = Register('REGA', 'Register A')
     bf = [
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ]
     reg.add_bfields(bf)
     with pytest.raises(KeyError):
         reg[3]
Esempio n. 12
0
 def test_ne(self):
     """Test of non equality comparision of registers."""
     reg1 = Register('reg_a')
     reg1.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ])
     reg2 = copy.deepcopy(reg1)
     reg2['bf_a'].access = 'wo'
     assert reg1 != reg2
Esempio n. 13
0
 def test_add_regs(self):
     """Test of adding several registers to a map"""
     reg_a = Register('reg_a', 'Register A', 0x8)
     reg_b = Register('reg_b', 'Register B', 0xC)
     rmap = RegisterMap()
     rmap.add_regs([reg_a, reg_b])
     assert rmap[0] == reg_a
     assert rmap['reg_a'] == reg_a
     assert rmap[1] == reg_b
     assert rmap['reg_b'] == reg_b
Esempio n. 14
0
 def test_wlock_ro(self):
     """Exception when write_lock is active in register with no write bitfields."""
     reg = Register('rega', 'Register A', 0x0, write_lock=True)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0, width=16, access='ro'),
     ])
     rmap = RegisterMap()
     rmap.add_regs(reg)
     with pytest.raises(ValueError):
         rmap._validate()
Esempio n. 15
0
 def test_compl_wr(self):
     """Wait exception when there is at least one RW field in complementary register"""
     reg = Register('reg_a', 'Register A', 0x4, complementary=True)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0, width=16, access='rw'),
     ])
     rmap = RegisterMap()
     rmap.add_regs(reg)
     with pytest.raises(ValueError):
         rmap._validate()
Esempio n. 16
0
 def test_reg_addr_auto_incr_custom(self):
     """Test of auto increment of a register's address."""
     config = Configuration()
     config['regmap']['address_alignment_mode'].value = 'none'
     config['regmap']['address_increment_mode'].value = 'custom'
     config['regmap']['address_increment_value'].value = 0x2
     rmap = RegisterMap(config=config)
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     rmap.add_regs(Register('reg_b', 'Register B'))
     assert rmap['reg_b'].address == 0x2
Esempio n. 17
0
 def test_compl_mixed(self):
     """Wait exception when there are 'wo' and 'ro' fields inside complementary register"""
     reg = Register('reg_a', 'Register A', 0x4, complementary=True)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0, width=16, access='ro'),
         BitField('bf_b', 'Bit field B', lsb=16, width=16, access='wo'),
     ])
     rmap = RegisterMap()
     rmap.add_regs(reg)
     with pytest.raises(ValueError):
         rmap._validate()
Esempio n. 18
0
 def test_reg_addr_auto_incr_align(self):
     """Test of alignment check of an auto incremented register's address."""
     config = Configuration()
     config['regmap']['address_alignment_mode'].value = 'custom'
     config['regmap']['address_alignment_value'].value = 0x4
     config['regmap']['address_increment_mode'].value = 'custom'
     config['regmap']['address_increment_value'].value = 0x2
     rmap = RegisterMap(config=config)
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     with pytest.raises(ValueError):
         rmap.add_regs(Register('reg_b', 'Register B'))
Esempio n. 19
0
 def test_compl(self):
     """Add complementary pair to register map."""
     rmap = RegisterMap()
     rmap.add_regs([
         Register('rega_w',
                  'Register A write part',
                  0x0,
                  complementary=True),
         Register('rega_r', 'Register A read part', 0x0,
                  complementary=True),
     ])
Esempio n. 20
0
 def test_reg_addr_string(self):
     """Test of adding registers with addresses represented as hexadenical string."""
     rmap = RegisterMap()
     rmap.add_regs([
         Register('reg_a', 'Register A', '0x04'),
         Register('reg_b', 'Register B', '0x08'),
         Register('reg_c', 'Register C', '0x0C'),
     ])
     assert rmap['reg_a'].address == 0x04
     assert rmap['reg_b'].address == 0x08
     assert rmap['reg_c'].address == 0x0C
Esempio n. 21
0
 def test_eq(self):
     """Test of equality comparision of register maps."""
     reg = Register('reg_a', 'Register A', 0x4)
     reg.add_bfields([
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ])
     rmap1 = RegisterMap()
     rmap1.add_regs(reg)
     rmap2 = copy.deepcopy(rmap1)
     assert rmap1 == rmap2
Esempio n. 22
0
 def test_add_fields(self):
     """Test of adding several fields to a register"""
     reg = Register('REGA', 'Register A')
     bf = [
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1)
     ]
     reg.add_bfields(bf)
     assert bf[0] == reg['bf_a']
     assert bf[0] == reg[0]
     assert bf[1] == reg['bf_b']
     assert bf[1] == reg[1]
Esempio n. 23
0
    def test_create(self):
        """Test of a register map creation."""
        name = 'reg_a'
        description = 'Register A'
        address = 0x4
        reg = Register(name, description, address)
        reg.add_bfields([
            BitField('bf_a', 'Bit field A', lsb=0),
            BitField('bf_b', 'Bit field B', lsb=1)
        ])
        rmap = RegisterMap()
        rmap.add_regs(reg)

        print(repr(rmap))
        print(rmap)
        assert rmap['reg_a'] == reg
Esempio n. 24
0
 def test_reg_addr_align_data_width(self):
     """Test of adding register with address not aligned to a proper value (based on a data width)."""
     config = Configuration()
     config['regmap']['address_alignment_mode'].value = 'data_width'
     config['data_width'].value = 32
     rmap = RegisterMap(config=config)
     with pytest.raises(ValueError):
         rmap.add_regs(Register('reg_a', 'Register A', 0x2))
Esempio n. 25
0
 def test_reg_addr_align_custom(self):
     """Test of adding register with address not aligned to a proper value (based on a custom value)."""
     config = Configuration()
     config['regmap']['address_alignment_mode'].value = 'custom'
     config['regmap']['address_alignment_value'].value = 128
     rmap = RegisterMap(config=config)
     with pytest.raises(ValueError):
         rmap.add_regs(Register('reg_a', 'Register A', 0x4))
Esempio n. 26
0
 def test_create(self):
     """Test of a register creation."""
     name = 'reg_a'
     description = 'Register A'
     address = 0x4
     bfields = [
         BitField('bf_a', 'Bit field A', lsb=0),
         BitField('bf_b', 'Bit field B', lsb=1),
         BitField('bf_c', 'Bit field C', lsb=2)
     ]
     reg = Register(name, description, address)
     reg.add_bfields(bfields)
     print(repr(reg))
     print(reg)
     assert ((name, description, address,
              bfields) == (reg.name, reg.description, reg.address,
                           reg.bfields))
Esempio n. 27
0
 def test_compl_multiple(self):
     """Wait exception when more then 2 complementary registers are assigned to the one address."""
     rmap = RegisterMap()
     rmap.add_regs(
         Register('rega_w',
                  'Register A write part',
                  0x0,
                  complementary=True))
     rmap.add_regs(
         Register('rega_r', 'Register A read part', 0x0,
                  complementary=True))
     with pytest.raises(ValueError):
         rmap.add_regs(
             Register('rega_rr',
                      'Register A one more read part',
                      0x0,
                      complementary=True))
Esempio n. 28
0
 def test_reg_addr_align_none(self):
     """Test of adding register with address not aligned to a proper value (based on a custom value)."""
     config = Configuration()
     config['regmap']['address_alignment_mode'].value = 'none'
     config['data_width'].value = 32
     config['regmap']['address_alignment_value'].value = 128
     rmap = RegisterMap(config=config)
     # no exception
     rmap.add_regs(Register('reg_a', 'Register A', 0x2))
Esempio n. 29
0
 def test_field_position_conflict(self):
     """Test of adding a field with position that  overlaps with other field in a register."""
     reg = Register('REGA', 'Register A')
     reg.add_bfields(BitField('bf_a', 'Bit field A', lsb=0, width=8))
     reg.add_bfields(BitField('bf_b', 'Bit field B', lsb=8, width=8))
     with pytest.raises(ValueError):
         reg.add_bfields(BitField('bf_c', 'Bit field C', lsb=4, width=10))
Esempio n. 30
0
 def test_reg_addr_conflict(self):
     """Test of adding register with an address that already present in a map."""
     rmap = RegisterMap()
     rmap.add_regs(Register('reg_a', 'Register A', 0x0))
     with pytest.raises(ValueError):
         rmap.add_regs(Register('reg_b', 'Register B', 0x0))